

### ML5805 5.8GHz Variable Data Rate FSK Transceiver with Integrated PA Preliminary Data Sheet

### rfmd.com

### **GENERAL DESCRIPTION**

The ML5805 is a single chip fully integrated Frequency Shift Keyed (FSK) transceiver developed for a variety of applications operating in the 5.725GHz to 5.850GHz unlicensed ISM band. The ML5805 is mode selectable for operation with digital cordless phones (DSSS or DECT) and higher data rate streaming applications like wireless audio and video.

The ML5805 contains a dual-conversion low-IF receiver with all channel selectivity on chip. IF filtering, IF gain, and demodulation are performed on-chip, eliminating the need for any external IF filters or production tuning. A post detection filter and a data slicer are integrated to complete the receiver.

The ML5805 transmitter uses an adjustment-free closed loop modulator, which modulates the on-chip VCO with filtered data. The ML5805 includes an upconversion mixer, a buffer/predriver, and a power amplifier to produce a typical output power of +21dBm. A fully integrated fractional synthesizer is used in both receive and transmit modes. Power supply regulation is included in the ML5805, providing circuit isolation and consistent performance over supply voltages between 2.8V-3.6V.

### **PIN CONFIGURATION (TOP VIEW)**



### ORDERING INFORMATION

| PART NUMBER | TEMP RANGE     | PACKAGE       | PACK (QTY)            |
|-------------|----------------|---------------|-----------------------|
| ML5805DM    | -10°C to +60°C | 40 QFN 6x6 mm | Antistatic Tray (490) |
| ML5805DM-T  | -10°C to +60°C | 40 QFN 6x6 mm | Tape & Reel (2500)    |

### FEATURES

- Highly integrated 5.8GHz FSK Transceiver with selectable data rates; 576kbps, 1.152Mbps, 1.536Mbps, 1.755Mpbs, 2.048Mbps
- Fractional-N synthesizer with 30 Hz resolution
- Low-IF receiver eliminates external IF filters
- Fully integrated digital FIR Tx data filter, IF filters, FM discriminator, and Rx data filter.
- Self-calibrating VCO and filters eliminate tuning.
- Operating Modes include DSSS-DCT, DECT, and high rate (2.048Mbps) for wireless audio and video
- -97dBm sensitivity (0.1%BER) with Integrated LNA
- +21dBm typical output power from Integrated PA
- Includes FastWave<sup>™</sup> embedded wireless microcontroller technology
- Simple 3-wire control interface
- TR PIN diode or FET switch driver outputs
- Analog RSSI output: 35mV/dB
- Selectable Rx clock recovery output
- 40 QFN package (6mm x 6mm)

### APPLICATIONS

- Digital Cordless Telephones DSSS & DECT
- Wireless Streaming Audio and Video
- Wireless Data Links

### **BLOCK DIAGRAM**





### TABLE OF CONTENTS

| GENERAL DESCRIPTION                               | 1  |
|---------------------------------------------------|----|
| PIN CONFIGURATION (TOP VIEW)                      | 1  |
| ORDERING INFORMATION                              | 1  |
| FEATURES                                          | 1  |
| APPLICATIONS                                      | 1  |
| BLOCK DIAGRAM                                     | 1  |
| TABLE OF CONTENTS                                 | 2  |
| ABSOLUTE MAXIMUM RATINGS                          | 3  |
| OPERATING CONDITIONS                              | 3  |
| ELECTRICAL CHARACTERISTICS                        | 3  |
| PIN DESCRIPTIONS                                  | 6  |
| FUNCTIONAL DESCRIPTION                            | 12 |
| MODES OF OPERATION                                | 13 |
| CONTROL INTERFACE                                 |    |
| TRANSMIT & RECEIVE DATA INTERFACES                | 17 |
| SERIAL FREQUENCY WORD AND CONFIGURATION REGISTERS |    |
| RECOMMENDED CONFIGURATION REGISTER VALUES         |    |
| TYPICAL PERFORMANCE DATA                          |    |
| PHYSICAL DIMENSIONS                               |    |
| WARRANTY                                          |    |
|                                                   |    |

### 🖄 Caution! ESD sensitive device.

Exceeding any one or a combination of the Absolute Maximum Rating conditions may cause permanent damage to the device. Extended application of Absolute Maximum Rating conditions to the device may reduce device reliability. Specified typical performance or functional operation of the device under Absolute Maximum Rating conditions is not implied.

RoHS status based on EUDirective2002/95/EC (at time of this document revision).

The information in this publication is believed to be accurate and reliable. However, no responsibility is assumed by RF Micro Devices, Inc. ("RFMD") for its use, nor for any infringement of patents, or other rights of third parties, resulting from its use. No license is granted by implication or otherwise under any patent or patent rights of RFMD. RFMD reserves the right to change component circuitry, recommended application circuitry and specifications at any time without prior notice.

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



### ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. Operating the device for any length of time beyond the operating conditions may degrade device performance and/or shorten operating lifetime.

| VCC                               | VSS-0.3 to 3.6 V |
|-----------------------------------|------------------|
| VCC PA                            |                  |
| Junction Temperature              |                  |
| Storage Temperature Range         | 65°C to 150°C    |
| Lead Temperature (Soldering, 10s) |                  |

### **OPERATING CONDITIONS**

| Ambient Temperature Range (T <sub>A</sub> )<br>VCC Range [VDD (pin 9), VCCSYN (pin 13), VCCPLL (pin 19), VCCA (pin27)] |  |
|------------------------------------------------------------------------------------------------------------------------|--|
| VCC_PA Range [VCC_PA (pin31)]                                                                                          |  |
| Thermal Resistance (HJA).                                                                                              |  |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = 25^{\circ}C$  and the supply voltage is VCC=3.3V, VCC\_PA=3.6V,  $R_{ISET}$ =381 Ohm, FREF=12.288MHz, DATA RATE=1.536Mbps, all measurements are normalized to the IC pins.

| SYMBOL                       | PARAMETER                                  | CONDITIONS                                                     | MIN | ТҮР  | МАХ | UNITS  |  |  |  |
|------------------------------|--------------------------------------------|----------------------------------------------------------------|-----|------|-----|--------|--|--|--|
| POWER SUPPLIES               |                                            |                                                                |     |      |     |        |  |  |  |
| I <sub>STBY</sub>            | Supply current, STANDBY mode               | DC supply connected,<br>XCEN low, RXON high                    |     | 2    |     | μΑ     |  |  |  |
| I <sub>RX</sub>              | Supply current, RECEIVE mode               | RX chain active, data being received                           |     | 69   |     | mA     |  |  |  |
| I <sub>TX</sub>              | Transmit supply current at VCC pins        |                                                                |     | 77   |     | mA     |  |  |  |
|                              |                                            | P <sub>OUT</sub> =+21dBm                                       |     | 100  |     | mA     |  |  |  |
| I <sub>TXPA</sub> VCC_PA pin |                                            | P <sub>OUT</sub> =+18dBm <sup>1</sup>                          |     | 78   |     | mA     |  |  |  |
| SYNTHE                       | SIZER                                      |                                                                |     |      |     |        |  |  |  |
| I <sub>P</sub>               | Charge Pump sink/source current            |                                                                |     | ±0.2 |     | mA     |  |  |  |
| V <sub>TUNE</sub>            | VCO input voltage                          |                                                                | 0.3 |      | 2.5 | V      |  |  |  |
| t <sub>FH</sub>              | Lock time for any in band frequency change | From EN asserted to RX<br>valid data (RX) or PAON<br>high (TX) |     | 110  |     | μsec   |  |  |  |
|                              |                                            | NOIVCOC = 1<br>(no incremental VCO cal)                        |     | 55   |     | μsec   |  |  |  |
|                              |                                            | @ 100 kHz                                                      |     | -85  |     |        |  |  |  |
| PN                           | Phase noise                                | @ 1 MHz                                                        |     | -116 |     | dBc/Hz |  |  |  |
| PIN                          | Phase noise                                | @ 2 MHz                                                        |     | -122 |     |        |  |  |  |
|                              |                                            | @ 10 MHz                                                       |     | -134 |     |        |  |  |  |

<sup>1</sup> Contact factory for configuration settings for this power setting.

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



| SYMBOL              | PARAMETER                                                                                            | CONDITIONS                                                                                                                                 | MIN   | ТҮР                              | MAX   | UNITS            |
|---------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------|-------|------------------|
| f                   | Reference signal frequency                                                                           | Data Rate=1.5360,<br>1.7554, and 2.0480Mbps                                                                                                |       | 12.288                           |       | MHz              |
| f <sub>FREF</sub>   |                                                                                                      | Data Rate=576,<br>1,152Kbps                                                                                                                |       | 13.824                           |       | MHz              |
| $V_{FREF}$          | Reference signal input level                                                                         | Clipped sine, AC coupled                                                                                                                   | 0.5   |                                  |       | V <sub>P-P</sub> |
| RECEIV              | ER                                                                                                   |                                                                                                                                            |       |                                  |       |                  |
| F <sub>RXI</sub>    | Receive input frequency range                                                                        |                                                                                                                                            | 5.725 |                                  | 5.850 | GHz              |
| $Z_{RX}$            | Input Impedance                                                                                      |                                                                                                                                            | 10    | 0 Ohm Differen                   | tial  | Ω                |
| F <sub>STEP</sub>   | Channel Spacing                                                                                      | Data Rate=1.1520Mbps<br>Data Rate=1.5360Mbps<br>Data Rate=1.7554Mbps<br>Data Rate=2.0480Mbps                                               |       | 1.728<br>2.048<br>4.096<br>4.096 |       | MHz              |
| S <sub>RXI</sub>    | Input Sensitivity                                                                                    | <ul> <li>&lt;0.1%BER@1.1520Mbps</li> <li>&lt;0.1%BER@1.5360Mbps</li> <li>&lt;0.1%BER@1.7554Mbps</li> <li>&lt;0.1%BER@2.0480Mbps</li> </ul> |       | -97<br>-97<br>-97<br>-97<br>-96  |       | dBm              |
| P <sub>IN</sub>     | RF Input Power                                                                                       | <0.1%BER@ 1.1520Mbps,<br>1.5360Mbps, 1.7554Mbps,<br>and 2.0480Mbps                                                                         |       |                                  | +10   | dBm              |
| T <sub>SLICE</sub>  | Data Slicer Time Constant                                                                            | DATASEL= V <sub>IH</sub><br>DATASEL= V <sub>IL</sub>                                                                                       |       | 6<br>300                         |       | uS<br>uS         |
| P <sub>RXI</sub>    | RX conducted emissions at RXI                                                                        | RXI terminated in 50 ohms                                                                                                                  |       |                                  | -50   | dBm              |
| IRR                 | RX Chain Image rejection ratio   28                                                                  |                                                                                                                                            |       | dB                               |       |                  |
| ACR                 | RX adjacent channel(s) rejection<br>Wanted signal = -80dBm, PN20,<br>CW Interfering signal, 0.1% BER | ±1 channel offset<br>±2 channels offset<br>±3 or more channels offset                                                                      |       | 15<br>40<br>45                   |       | dB<br>dB<br>dB   |
| CCR                 | Co-Channel rejection, 0.1% BER                                                                       | Wanted signal = -80dBm,<br>Unwanted signal is GFSK<br>modulated with 1.536Mbps<br>PRBS data, BT=0.9                                        |       | -9                               |       | dB               |
| RSSI                |                                                                                                      |                                                                                                                                            |       |                                  |       |                  |
| t <sub>R_RSSI</sub> | RSSI rise time, 20% to 80%                                                                           | 20pF loading on RSSI pin<br>RF off to -15dBm                                                                                               |       | 5                                | 10    | μsec             |
| t <sub>F_RSSI</sub> | RSSI fall time, 80% to 20%                                                                           | 20pF loading on RSSI pin<br>–15dBm to RF off                                                                                               |       | 5                                | 10    | μsec             |
| V <sub>RSMX</sub>   | RSSI maximum voltage                                                                                 | -10 dBm into RXI                                                                                                                           |       | 2.7                              |       | V                |
| V <sub>RSMD</sub>   | RSSI midrange voltage                                                                                | -40 dBm into RXI                                                                                                                           |       | 2.5                              |       | V                |
| V <sub>RSMN</sub>   | RSSI minimum voltage                                                                                 | No signal applied                                                                                                                          |       | 0.2                              |       | V                |
| G <sub>RSSI</sub>   | RSSI sensitivity                                                                                     | (V <sub>-40dBm</sub> - V <sub>-50dBm</sub> )/10dB                                                                                          |       | 35                               |       | mV/dB            |
|                     | RSSI accuracy                                                                                        | Deviation from best fit straight line                                                                                                      |       | ±3                               |       | dB               |
| TRANSI              | MITTER                                                                                               |                                                                                                                                            |       |                                  |       |                  |
| F <sub>TXO</sub>    | Transmit input frequency range                                                                       |                                                                                                                                            | 5.725 |                                  | 5.850 | GHz              |
| P <sub>TXO</sub>    | TX output power at 5.8GHz                                                                            | Matched into 50 ohms                                                                                                                       |       | 21                               |       | dBm              |

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



| SYMBOL           | PARAMETER                                                       | CONDITIONS                                                                                   | MIN       | ТҮР                          | МАХ         | UNITS      |  |
|------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------|------------------------------|-------------|------------|--|
| $F_{DEV}$        | Transmit Modulation Deviation                                   | Data Rate=1.1520Mbps<br>Data Rate=1.5360Mbps<br>Data Rate=1.7554Mbps<br>Data Rate=2.0480Mbps |           | ±400<br>±512<br>±596<br>±680 |             | kHz        |  |
| Z <sub>TXO</sub> | Output Impedance                                                | at TXO pin                                                                                   |           | TBD                          |             | Ω          |  |
| BT               | Transmit Filter Bandwidth / Symbol<br>Rate Ratio                | it Filter Bandwidth / Symbol Data Rate=1.1520Mbps 0.5                                        |           |                              |             |            |  |
| $P_{SPUR}$       | PLL reference spurious                                          | V <sub>FREF</sub> < 2 Vp-p clip-sine                                                         | · · ·     |                              |             | dBc        |  |
| $P_{LO}$         | TX LO feed through, LO harmonics and sub-harmonics <sup>2</sup> | $P_{TXO}$ =+21dBm, $F_{SPUR}$ =1/3, 2/3, 4/3, and 5/3 $F_{TXO}$                              | -40       |                              |             | dBc        |  |
| $P_{Harm}$       | TX Harmonics, $P_{TXO} = +21$ dBm                               | 2 <sup>nd</sup> Harmonic<br>3 <sup>rd</sup> Harmonic                                         |           | -45<br>-25                   |             | dBc<br>dBc |  |
| INTERF           | ACE LOGIC LEVELS                                                |                                                                                              |           |                              |             |            |  |
| CMOS D           | DIGITAL INPUT PINS (XCEN, RXON, D                               | IN, DATASEL)                                                                                 |           |                              |             |            |  |
| VIH              | Input high voltage                                              |                                                                                              | VDD*0.7   |                              | VDD         | V          |  |
| VIL              | Input low voltage                                               |                                                                                              | 0         |                              | VDD*0.3     | V          |  |
| Ι <sub>Β</sub>   | Input bias current                                              | All states                                                                                   | -5        |                              | 5           | μA         |  |
| C <sub>IN</sub>  | Input capacitance                                               | 1MHz test frequency                                                                          |           | 4                            |             | pF         |  |
| CMOS D           | DIGITAL OUTPUT PINS (SW_CTRL, R)                                | (CLK, DOUT)                                                                                  |           |                              | · · · · · · |            |  |
| $V_{\text{OH}}$  | SW_CTRL output high voltage                                     | Sourcing 5.0mA                                                                               | VDD-0.4   |                              |             | V          |  |
| $V_{\text{OL}}$  | SW_CTRL output low voltage                                      | Sinking 5.0mA                                                                                |           |                              | 0.4         | V          |  |
| lo               | SW_CTRL source/sink current                                     |                                                                                              | ±5.0      | ±8.0                         |             | mA         |  |
| $V_{\text{OH}}$  | RXCLK (recovered clock) output<br>high voltage                  | Sourcing 0.1mA                                                                               | VDD-0.4   |                              |             | V          |  |
| $V_{\text{OL}}$  | RXCLK (recovered clock) output low voltage                      | Sinking 0.1mA                                                                                |           |                              | 0.4         | V          |  |
| $V_{\text{OH}}$  | DOUT (data output) output high voltage                          | Sourcing 0.1mA                                                                               | VDD-0.4   |                              |             | V          |  |
| V <sub>OL</sub>  | DOUT (data output) output low voltage                           | Sinking 0.1mA                                                                                |           |                              | 0.4         | V          |  |
| ANALO            | G OUTPUT PINS (AOUT)                                            | i                                                                                            |           |                              |             |            |  |
| $V_{\text{ODC}}$ | Quiescent output voltage @ AOUT                                 |                                                                                              |           | 1.15                         |             | V          |  |
| V <sub>OPK</sub> | Output voltage swing @ AOUT                                     |                                                                                              |           | 0.8                          |             | $V_{P-P}$  |  |
| 3 WIRE           | SERIAL BUS TIMING                                               |                                                                                              | · · · · · |                              | · · · · · · |            |  |
| t <sub>r</sub>   | CLK input rise time (note 1)                                    |                                                                                              |           |                              | 15          | ns         |  |
| t <sub>f</sub>   | CLK input fall time (note 1)                                    |                                                                                              |           |                              | 15          | ns         |  |
| t <sub>ck</sub>  | CLK period                                                      |                                                                                              | 50        |                              |             | ns         |  |
| t <sub>ew</sub>  | EN pulse width                                                  |                                                                                              | 200       |                              |             | ns         |  |
| tı               | Delay from last clock rising edge to<br>rise of EN              |                                                                                              | 15        |                              |             | ns         |  |

<sup>2</sup> TX frequency =  $F_{TXO}$ , TX power =  $P_{TXO}$ 

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01





| SYMBOL          | PARAMETER                               | CONDITIONS | MIN | ТҮР | MAX | UNITS |
|-----------------|-----------------------------------------|------------|-----|-----|-----|-------|
| t <sub>se</sub> | EN setup time to ignore next rising CLK |            | 15  |     |     | ns    |
| ts              | DATA-to-CLK setup time                  |            | 15  |     |     | ns    |
| t <sub>h</sub>  | DATA-to-CLK hold time                   |            | 15  |     |     | ns    |

Note 1: Serial I/O clock maximum rise and fall times are based on the minimum clock period. Longer rise and fall times can be accommodated for slower clocks provided the rise and fall times remain less than 20% of the clock period and all set up and hold time minimums are met with respect to the CMOS switching points ( $V_{IL}$  MAX and  $V_{IH}$  MIN). The serial I/O clock rise and fall times are limited to an absolute maximum of 100ns.

### **PIN DESCRIPTIONS**

| PIN | SIGNAL<br>NAME | I/O                 | FUNCTION                                                                                                                              | DIAGRAM |
|-----|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------|
| POW | ER & GROUND    |                     |                                                                                                                                       |         |
| 5   | VSSD           | GND                 | Digital ground for all digital I/O circuits and<br>control logic.                                                                     | N/A     |
| 9   | VDD            | PWR/I               | 3.3VDC power supply input                                                                                                             | N/A     |
| 10  | VREG_1P8       | PWR/O<br>(Decouple) | 1.8VDC regulator output. Place capacitor<br>between this pin and ground to decouple<br>(bypass) noise and to stabilize the regulator. | N/A     |
| 11  | VBG_1P8        | PWR/O<br>(Decouple) | 1.13VDC bandgap voltage output. Place<br>capacitor between this pin and ground to<br>decouple (bypass) noise.                         | N/A     |
| 13  | VCCSYN         | PWR/I               | 2.7VDC power supply input. Must be<br>connected to VREGPLL pin externally.                                                            | N/A     |
| 17  | VREGVCO        | PWR/O<br>(Decouple) | 2.5VDC regulator output. Place capacitor<br>between this pin and ground to decouple<br>(bypass) noise and to stabilize the regulator. | N/A     |
| 18  | VREGPLL        | PWR/O<br>(Decouple) | 2.7VDC power supply output. Place capacitor between this pin and ground to decouple (bypass) noise and to stabilize the regulator.    | N/A     |
| 19  | VCCPLL         | PWR/I<br>(Decouple) | 3.3VDC power supply input. Place capacitor between this pin and ground to decouple (bypass) noise.                                    | N/A     |
| 20  | VBG_VCO        | PWR/O<br>(Decouple) | 1.13VDC bandgap voltage output. Place<br>capacitor between this pin and ground to<br>decouple (bypass) noise                          | N/A     |
| 21  | VREGLNA        | PWR/O<br>(Decouple) | 2.7VDC regulator output. Place capacitor<br>between this pin and ground to decouple<br>(bypass) noise and to stabilize the regulator. | N/A     |
| 24  | VREGRX         | PWR/O<br>(Decouple) | 2.7VDC regulator output. Place capacitor<br>between this pin and ground to decouple<br>(bypass) noise and to stabilize the regulator. | N/A     |
| 25  | VBG_RF         | PWR/O<br>(Decouple) | Bandgap 1.24V decouple voltage. Decoupled to ground with a capacitor.                                                                 | N/A     |
| 26  | VREGTX         | PWR/I<br>(Decouple) | 2.7VDC power supply input. Must be connected to VREGRX pin externally.                                                                | N/A     |

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



| PIN | SIGNAL<br>NAME | I/O                 | FUNCTION                                                                                                                                                   | DIAGRAM                                                                |
|-----|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| 27  | VCCA           | PWR/I               | 3.3VDC power supply input                                                                                                                                  | N/A                                                                    |
| 30  | VBG_PA         | PWR/O<br>(Decouple) | 1.13VDC bandgap voltage output. Place<br>capacitor between this pin and ground to<br>decouple (bypass) noise                                               | N/A                                                                    |
| 31  | VCC_PA         | PWR/I               | Unregulated Battery DC Power Supply Input                                                                                                                  | N/A                                                                    |
| 32  | VREGPA         | PWR/O<br>(Decouple) | Programmable 3.6VDC/3.4VDC/3.3VDC regulator output. Place capacitor between this pin and ground to decouple (bypass) noise and to stabilize the regulator. | N/A                                                                    |
| 33  | VREGIF         | PWR/O<br>(Decouple) | 2.7VDC regulator output. Place capacitor<br>between this pin and ground to decouple<br>(bypass) noise and to stabilize the regulator.                      | N/A                                                                    |
| TRA | NSMIT PINS     |                     |                                                                                                                                                            |                                                                        |
| 4   | DIN            | I (CMOS)            | Transmit Data Input.                                                                                                                                       | DIN UDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD |
| 28  | тхо            | O (analog)          | TX RF open-collector output. Connect this pin<br>to VREGPA using an (RF blocking) inductor                                                                 | TXO<br>TXO<br>DOWNBOND                                                 |
| 29  | ISET           | I (analog)          | TX I <sub>SET</sub> resistor.                                                                                                                              |                                                                        |

APRIL 2008

EDS-106041 REV P01



| REC | EIVE PINS |              |                                                                                 |  |
|-----|-----------|--------------|---------------------------------------------------------------------------------|--|
| 22  | RXIN      | I (analog)   | Differential receive RF Input.                                                  |  |
| 23  | RXIP      | I (analog)   | Differential receive RF Input.                                                  |  |
| 34  | TPI       | I/O (analog) | RX/TX test port. Used to test or apply test signals to both RX and TX sections. |  |
| 35  | TPQ       | I/O (analog) | RX/TX test port. Used to test or apply test signals to both RX and TX sections. |  |
| 36  | RSSI      | I/O (analog) | Receive Signal Strength Indicator. Also used<br>as RX/TX test port.             |  |

APRIL 2008

EDS-106041 REV P01



|     |                  |            |                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 37  | AOUT             | O (analog) | Analog data output.                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |                  |            |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |                  |            |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 38  | DOUT             | O (CMOS)   | Serial digital output after demodulation, bit rate<br>filtering and center data slicing. CMOS levels<br>with controlled slew rates.                                                                                                                                                                                                                                                                                                      | (output enable)<br>(output enable)<br>VDD<br>VSSD<br>150Ω<br>LSSD<br>DOUT<br>VDD<br>VDD<br>VDD<br>UD<br>VSSD<br>UD<br>VDD<br>UD<br>UD<br>VDD<br>UD<br>UD<br>UD<br>UD<br>UD<br>UD<br>UD<br>UD<br>UD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 39  | -or-<br>PLL_Lock | I/O (CMOS) | When TCMOD = 4 or 5, this pin becomes an input and it controls the time constant of the data slicer.<br>When TCMOD = 4 or 5;<br>DATASEL= $V_{IH}$ selects 6uS time constant<br>DATASEL= $V_{IL}$ selects 300uS time constant<br>-else-<br>When TCMOD is not set to value 4 or 5, this pin<br>becomes the PLL Lock/Unlock <i>output</i><br>PLL_Lock = $V_{OH}$ indicates PLL is locked<br>PLL_Lock = $V_{OL}$ indicates PLL is not locked | DATASEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MOD | E CONTROL AND    |            | ELINES                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1   | XCEN             | I (CMOS)   | Transceiver Enable input. Enables the<br>bandgap reference and voltage regulators<br>when high, enabling normal control functions.<br>Consumes only leakage current in STANDBY<br>mode when low.<br>Operating mode = $V_{IH}$<br>Standby mode = $V_{IL}$                                                                                                                                                                                 | XCEN<br>XCEN<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD |

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY", POWERSTAR®, POLARIS" TOTAL RADIO" ULTIMATEBLUE" AND FASTWAVE" ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2008, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



|    |           | 1          |                                                                                                                                            | 1                                                               |
|----|-----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| 2  | RXON      | I (CMOS)   | TX/RX Control Input. Switches the transceiver<br>between TRANSMIT and RECEIVE mode.<br>Receive mode = $V_{IH}$<br>Transmit mode = $V_{IL}$ | RXON<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VD     |
| 3  | SW_CTRL_P | O (CMOS)   | TR switch control output, positive polarity. Logic high ( $V_{OH}$ ) while transmitting Logic low ( $V_{OL}$ ) while receiving             | VDD<br>VDD<br>VDD<br>VDD<br>VSSD<br>VSSD<br>VSSD<br>VSSD<br>VSS |
| 12 | FREF      | I (analog) | Input reference frequency.                                                                                                                 | FREF                                                            |
| 14 | PLL_SW    | O (analog) | Loop filter control switch                                                                                                                 |                                                                 |
| 15 | QPO       | O (analog) | Charge pump output of the phase detector.<br>This is connected to the external PLL loop<br>filter.                                         |                                                                 |

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. 82008, RF MICRO DEVICES, INC.

APRIL 2008

EDS-106041 REV P01



| 16   | VTUNE         | I (analog) | VCO Tuning Voltage input from the PLL loop<br>filter. This pin is very sensitive to noise<br>coupling and leakage currents.                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40   | SW_CTRL_N     | O (CMOS)   | TR switch control output, negative polarity. $V_{OL}$ while transmitting $V_{OH}$ while receiving                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      | RXCLK         |            | Recovered RXCLK clock output is multiplexed<br>in this pin. When configured for RXCLK<br>output, clock pulses may be observed for 6 to<br>8uS after the falling edge of RXON before<br>settling to logic high (V <sub>IH</sub> ). | VDD<br>VDD<br>VSSD<br>(high drive output enable)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SERI | AL BUS SIGNAL | s          |                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6    | EN            | I (CMOS)   | Control Bus Enable. Enable pin for the three-<br>wire serial control bus. The control registers<br>are loaded on the rising edge of this signal.<br>Serial control bus data is ignored when this<br>signal is high ( $V_{IH}$ ).  | EN CONTRACTOR VDD VDD VDD CONTRACTOR CONTRAC |
| 7    | DATA          | I (CMOS)   | Serial Control Bus Data.                                                                                                                                                                                                          | DATA VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8    | CLK           | I (CMOS)   | Serial control bus data is clocked in on the rising edge and only when EN is low.                                                                                                                                                 | CLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY", POWERSTAR®, POLARIS" TOTAL RADIO" ULTIMATEBLUE" AND FASTWAVE" ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2008, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



### FUNCTIONAL DESCRIPTION



### Figure 1: ML5805 Block Diagram

The ML5805 is a single chip wireless digital transceiver. The ML5805 integrates all the frequency generation, receiver and transmit functions requiring only a TR switch to form a complete 5.725 – 5.850GHz ISM band radio. The ML5805 is designed to transmit and receive 576kbps to 2.048Mbps signals using channels spaced from 1.728MHz to 4.096MHz over the 5.725 – 5.850GHz ISM band.

### RECEIVER

The ML5805 contains a dual conversion, low-IF receiver with all channel selectivity on-chip. The signal enters through a differential LNA to the 1<sup>st</sup> mixer which down-converts the 5.8GHz input to a high 1st IF of 1.9GHz, followed by an image reject 2nd mixer that brings this IF signal down to a low IF frequency. On chip IF filtering, gain and demodulation are performed at; a 864KHz IF frequency for the 576kbps and 1.152Mbps data rate, a 1.024MHz IF frequency for the 1.536Mbps data rate or a 2.048MHz IF frequency for the 1.755Mbps and 2.048Mbps data rates.

No external filters or production tuning are required. A post detection filter and data slicer are also provided to complete the receiver. The DATASEL pin allows selection between two different time constants in the data slicer. Rx clock recovery is optionally performed for the 1.152Mbps, 1.536Mbps, 1.755Mpbs, 2.048Mbps data rate to aid those applications using a simple microcontroller based MODEM. A receive signal strength indication (RSSI) signal is also

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY™, POWERSTAR®, POLARIS™ TOTAL RADIO™ ULTIMATEBLUE™ AND FASTWAVE™ ARE TRADEMARKS OR RFMD, LLC. BLUETOOTH IS A TRADEMAR BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

EDS-106041 REV P01



provided. RSSI (an indication of field strength) can be used by the system to determine transmit power control (conserve battery life) and/or to determine if a given channel is occupied.

### AUTOMATIC VCO AND FILTER ALIGNMENT

The VCO and IF filters are calibrated to remove process and temperature variation. IF filter and VCO calibration occurs when the chip is first powered on and at specified intervals during normal operation. This calibration is transparent to the normal operation of the ML5805 and is absorbed in the system timing shown in Figure 2 and Table 2. This self-calibration adjusts:

- VCO center frequency
- Discriminator center frequency
- IF filter center frequency and bandwidth
- Receiver data low-pass filter bandwidth

### TRANSMITTER AND PA

The ML5805 transmitter consists of an up-conversion mixer followed by a programmable gain amplifier to allow factory calibration of the output power, and finally a power amplifier (PA). The input data is filtered before being sent to an adjustment free VCO modulator. An FIR Gaussian pulse shaping filter is used followed by DAC and interpolation filter for clock rejection. The output of modulator is up-converted by a mixer and amplified with a PA to deliver 21dBm output power. A complementary T/R switch control output with adjustable timing is provided to control the external T/R switch.

### PLL/SYNTHESIZER

A single, on-chip 3.9GHz fractional-N synthesizer is used to generate the receiver LO and transmit carrier. The VCO has an on chip resonator, active devices and tuning circuitry for a completely integrated VCO function. All required DC voltage regulation is within the IC. The PLL center frequency is programmed with a 23 bit word written via the SPI port during either standby or active operation.

A lock detect circuit monitors the state of the PLL loop allowing the PA to be disabled prior to the PLL achieving lock in TRANSMIT mode. In RECEIVE mode, the synthesizer produces a low side LO frequency offset (compared to TX mode) to produce the required IF frequency.

### MODES OF OPERATION

The ML5805 has three key modes of operation:

- STANDBY: All circuits powered down, except the control interface (static CMOS)
- RECEIVE: Receiver circuits active
- TRANSMIT: Transmitter circuits active

### **MODE CONTROL**

The two operational modes controlled by RXON are RECEIVE and TRANSMIT. XCEN is the chip enable/disable control pin, which sets the device to either operational or STANDBY modes. The relationship between the parallel control lines and the mode of operation of the IC is summarized in Table 1.

| XCEN | RXON | MODE NAME | FUNCTION                                                   |
|------|------|-----------|------------------------------------------------------------|
| 0    | Х    | STANDBY   | Control interfaces active, all other circuits powered down |
| 1    | 1    | RECEIVE   | Receiver time slot                                         |
| 1    | 0    | TRANSMIT  | Transmit time slot                                         |

Table 1: Modes of Operation

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED B' BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



### STANDBY MODE

In STANDBY mode, the ML5805 transceiver is powered down. The only active circuits are the control interfaces, which are static CMOS to minimize power consumption. The serial control interface and control registers remain powered up and will accept and retain programming data as long as the VDD and VCCA are present.

### **RECEIVE MODE**

In RECEIVE mode, the received signal at 5.8GHz is down converted, band pass filtered (IF filter), fed to the frequencyto-voltage converter, and then low-pass filtered. The output of the low-pass filter is available at both the AOUT pin and to the on-chip data slicer that produces NRZ digital data presented at the DOUT pin. An RSSI output voltage is also provided.

### TRANSMIT MODE

In TRANSMIT mode, the PLL loop is closed to eliminate frequency drift. A closed loop FSK modulator modulates both the VCO and the fractional-N PLL. The VCO is directly modulated with filtered FSK transmit data. The PLL is driven by a sigma-delta modulator, which ensures that the PLL follows the mean frequency of the modulated VCO.

### **CONTROL INTERFACE**

There are two types of Input/output (I/O) signals to control and monitor the ML5805; Discrete I/O and Serial input.

- Discrete I/O: XCEN, RXON, SW\_CTRL\_P, SW\_CTRL\_N, DATASEL
- Serial Control Bus: EN, DATA, CLK

The ML5805 transceiver is used in time division duplex (TDD) mode, where the transceivers at each end of a radio link alternately transmit and receive. Prior to entering receive mode, the ML5805 goes through a 'self-calibration' sequence, where the VCO, IF and data filters are frequency aligned. This occurs in the time period just before the PLL settles to the LO frequency. These calibration cycles are triggered by logic transitions on the control interface. **Figure 2a and 2b** show the normal operating cycle for the ML5805. Figure 2a shows the timing when register variable PAFIRST is set to 0, causing the switch control signals to change state before the PA is enabled. Figure 2b shows the timing when register variable PAFIRST is set to 1, causing the switch control signals to change state after the PA is enabled.

### RF CONTROL: XCEN, RXON, SW\_CTRL

The **XCEN** pin enables/disables the ML5805 and places the device in either STANDBY or ACTIVE modes.

The **RXON** pin determines which active mode the ML5805 is in: RECEIVE or TRANSMIT.

**SW\_CTRL\_P and SW\_CTRL\_N** are complimentary CMOS outputs with 5mA drive capability that control an off-chip T/R switch. They can directly drive PIN diodes. **SW\_CTRL\_P** outputs a logic high when RXON is asserted low and a logic low at all other times. The time delays between RXON and SW\_CTRL\_P are programmable are shown in Figure 2 and Table 3. These outputs are inhibited when the PLL is not locked.





PAFIRST = 0 (The external switch controls SW\_CTRL\_P/N are switched before PA is turned on).



### Figure 2a: Control Timing for TDD Operation, PAFIRST = 0

PAFIRST = 1 (PA turns on before external switch controls, SW\_CTRL\_P/N are switched.

### Figure 2b: Control Timing for TDD Operation, PAFIRST = 1

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY", POWERSTAR®, POLARIS" TOTAL RADIO" ULTIMATEBLUE" AND FASTWAVE" ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD, ALL OTHER TRADE MANES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006. RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01

 Table 2 shows the minimum time required between control interface transitions.

| SYMBOL             | PARAMETER                                                                                                                   |                               | WORST<br>CASE<br>TIMING | UNITS |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------|-------|
| t <sub>WAKE</sub>  | Time from XCEN asserted to valid RECEIVE data out                                                                           |                               | 325                     | μsec  |
| t <sub>FH</sub>    | Time from rising edge of Serial Bus EN to valid RECEIVE data out (channel                                                   | NOIVCOC = 0                   | 110                     | μsec  |
|                    | scan mode, one channel hop, PLL re-locking triggered by rising EN).                                                         | NOIVCOC = 1                   | 55                      |       |
| t <sub>TX2RX</sub> | Time from rising edge of RXON to valid RECEIVE data out                                                                     | NOIVCOC = 0                   | 90                      | μsec  |
|                    |                                                                                                                             | NOIVCOC = 1                   | 80                      |       |
| t <sub>RX2TX</sub> | Time from falling edge on RXON to start of valid data on DIN pin. Some RF en during this period but PAON will be unasserted | ergy will be present on TXO   | 70                      | μsec  |
| t <sub>txona</sub> | For the case where PAFIRST = 0: $t_{TXONA}$ defines the time between falling edge RF output power                           | of RXON and rising edge of    |                         |       |
|                    | For the case where PAFIRST = 1: $t_{\mbox{txona}}$ defines the time between falling edge $SW\_CTRL\_P$                      | of RXON and rising edge of    |                         |       |
|                    | $t_{TXONA}$ = 44µS + TTXONA * 8 / $f_{ref}$ where TTXONA is an integer with range from                                      | 44 to 85                      | μsec                    |       |
| t <sub>TXONB</sub> | For the case where PAFIRST = 0: $t_{TXONB}$ defines the time between rising edge edge of RF output power                    |                               |                         |       |
|                    | For the case where PAFIRST = 1: $t_{\mbox{txonb}}$ defines the time between rising edge of edge of SW_CTRL_P                | of RF output power and rising |                         |       |
|                    | $t_{\text{TXONB}}$ = 4.2µS + TTXONB * 8 / $f_{ref}$ where TTXONB is an integer with range from                              | n 0 to 31                     | 4.2 to 24.2             | μsec  |
| t <sub>TXOFF</sub> | Time between falling edge of RF output power and falling edge of SW_CTRL_I                                                  | P signal                      |                         |       |
|                    | $t_{TXOFF}$ = 3.5 $\mu$ S + TTXOFF * 40 / $f_{ref}$ where TTXOFF is an integer with range from                              | om 0 to 3                     | 3.5 to 13.5             | μsec  |

Table 2: Transceiver Control Interface Timing (using default register values)

### **Channel Scan Timing in Receive Mode**

To implement channel scanning, the ML5805 is kept in RECEIVE mode (XCEN and RXON high) and the PLL is reprogrammed to select a different RF channel. A VCO and filter calibration cycle is initiated periodically after the serial bus writes to the register controlling the PLL. Any serial bus writes to the other registers (while XCEN =  $V_{IL}(0)$ ) will trigger a complete calibration cycle. Non-PLL register writes (R0 to R4) are only performed when XCEN =  $V_{IL}(0)$ . Otherwise, unstable operation will occur. Signal diagram for channel scanning is shown in **Figure 3**.



### Figure 3: Control Timing when Channel Scanning

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY™, POWERSTAR®, POLARIS™ TOTAL RADIO™ ULTIMATEBLUE™ AND FASTWAVE™ ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWI BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET APRIL 2008

EDS-106041 REV P01



### TRANSMIT & RECEIVE DATA INTERFACES

There are two sets of transmit and receive data interfaces for the ML5805:

- DIN, DOUT, AOUT, RXCLK, FREF, RSSI **Baseband Data:**
- RF Data: RXIN, RXIP, TXO

Please refer to application schematic in **Figure 4** for recommended component values.

### BASEBAND DATA: DIN, DOUT, AOUT, RXCLK

The DIN pin is a CMOS logic level serial data input for 2-FSK modulation on the radio channel. This DIN pin drives data bits into the transmit modulator. There is no re-timing of the chips, so the transmitted 2-FSK chips take their timing from the DIN pin.

The DOUT pin is a corresponding CMOS level digital data output. In DS-FSK mode the ML5805 is designed to operate as a Direct Sequence Spread Spectrum FSK transceiver in the 5.725 – 5.850GHz ISM band. The chip rate, bit rate and spreading code are determined in the baseband processor, and the FM deviation and transmit filtering are determined in the ML5805 transceiver.

Setting the AOUT bit in the serial register turns the AOUT pin into a buffered, single ended output from the data filter. This can be used to drive an off chip data slicer, or an ADC input for a DSP data slicer.

When using the digital output DOUT, FM demodulation, data filtering and center slicing take place in the ML5805 receiver. A clock recovery circuit at the data slicer output extracts the receiver clock RXCLK for those applications that do not have access to clock recovery circuitry.

The FREF pin is the master reference frequency ( $f_{ref}$ ) input for the transceiver. It supplies the frequency reference for the RF channel frequency and the on-chip filter tuning. The FREF pin is a clipped sine input with on-chip biasing resistors. It can be driven by an AC coupled sine-wave or a CMOS<sup>3</sup> logic source. FREF is used as a calibration frequency and as a timing reference in the control circuits. The reference source must be accurate to 20 PPM.

The **RSSI** (Received Signal Strength Indicator) pin supplies a voltage that indicates the amplitude of the received RF signal. The RSSI voltage is proportional to the logarithm of the received power level. It can be connected to the input of an ADC on the baseband IC, and is used during channel scanning to detect clear channels on which the radio can transmit.

### **RF DATA: RXIN, RXIP, TXO**

The RXIN and RXIP receive input and the TXO transmit output are the only RF I/O pins. The RXIN and RXIP pins requires a single-ended to differential conversion from a  $50\Omega$  input impedance and a matching network for best input noise figure, and the TXO pin also requires a matching network for maximum power output into  $50\Omega$  (see **Figure 4**).

RF MICRO DEVICESS, RRMDR, OPTIMUM TECHNOLOGY MATCHINGS, ENABLING WIRELESS CONNECTIVT<sup>W</sup>, POWERSTARS, POLARS<sup>W</sup> TOTAL RADO<sup>W</sup> IL/TIMATEBLI/E<sup>W</sup> AND FASTWAVE BI IETOTITS NG, INC. 13 S. AND LICENSED FOR USE BY RRMD ALL OTHER TRADE NAMES. TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF T OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY

<sup>&</sup>lt;sup>3</sup> For  $V(f_{ref}) > 1.5$  Vp-p, the level of the reference spurious response ( $f_{TX}$  +/-  $f_{ref}$ ) to increases in proportion to  $V(f_{ref})$ .  $V(f_{ref})$  levels that exceed 2.0Vp-p will cause the typical reference spur to be greater than -70dBc.





REV A1 DS071026 SUPPORT, CONTACT RFMD AT (+1) 336-678-5570 OR <u>SALES-SUPPORT@RFMD.COM</u> 7628 THORNDIKE ROAD, GREENSBORO, NC 27409-9421 · FOR SALES OR TECHNICAL

APRIL 2008

PRELIMINARY DATA SHEET

18

EDS-106041 REV P01



### SERIAL BUS CONTROL: EN, DATA, CLK

A 3-wire serial interface is used for programming the ML5805 configuration registers, which control device mode of operation, pin functions, PLL and reference dividers, internal test modes and filter alignment. Data words are entered beginning with the MSB. The 24 bit configuration register word consists of 5 bit address and 16 bit data fields.. When the address field has been decoded the destination register is loaded on the rising edge of EN. **Note: Providing less than 24 bits of data will result in unpredictable behavior when EN goes high.** 

Data and clock signals are ignored when EN is high. When EN is low, data on the DATA pin is clocked into a shift register by rising edges on the CLK pin. The information is loaded into the addressed latch when EN returns high. This serial interface bus is an industry standard bus commonly found on PLL devices. It can be efficiently programmed by either byte or 24-bit word oriented serial bus hardware. The data latches are implemented in CMOS and use minimal power when the bus is inactive (see **Figure 5** and **Table 3**).



Figure 5: Serial Bus Timing Diagram

| SYMBOL          | PARAMETER                                       | MIN | MAX | UNITS |  |  |  |
|-----------------|-------------------------------------------------|-----|-----|-------|--|--|--|
| BUS CLOC        | CK (CLK)                                        |     |     |       |  |  |  |
| tr              | Clock input rise time (Note 1)                  |     | 15  | ns    |  |  |  |
| t <sub>f</sub>  | Clock input fall time (Note 1)                  |     | 15  | ns    |  |  |  |
| t <sub>ck</sub> | Clock period                                    | 50  |     | ns    |  |  |  |
| ENABLE (I       | EN)                                             |     |     |       |  |  |  |
| t <sub>ew</sub> | Minimum pulse width                             | 200 |     | ns    |  |  |  |
| t,              | Delay from last clock rising edge to rise of EN | 15  |     | ns    |  |  |  |
| t <sub>se</sub> | Enable set up time to ignore next rising clock  | 15  |     | ns    |  |  |  |
| BUS DATA (DATA) |                                                 |     |     |       |  |  |  |
| t <sub>s</sub>  | Data to clock set up time                       | 15  |     | ns    |  |  |  |
| t <sub>h</sub>  | Data to clock hold time                         | 15  |     | ns    |  |  |  |

### **Table 3: Serial Bus Timing Specifications**

Note 1: Serial I/O clock maximum rise and fall times are based on the minimum clock period. Longer rise and fall times can be accommodated for slower clocks provided the rise and fall times remain less than 20% of the clock period and all set up and hold time minimums are met with respect to the CMOS switching points ( $V_{IL}$  MAX and  $V_{IH}$  MIN). The serial I/O clock rise and fall times are limited to an absolute maximum of 100ns.

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMA BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

## SERIAL FREQUENCY WORD AND CONFIGURATION REGISTERS

# SERIAL WORD TRANSACTION TYPES AND CONFIGURATION REGISTER MAP

Table 4: Serial Word Format (Frequency or Configuration)

|    |       | Bit     | -              |                     |
|----|-------|---------|----------------|---------------------|
| 23 | 22    | 21      | 20:16          | 15:0                |
| 0  |       | PLL FRE | FREQUENCY WORD |                     |
| 1  | TESET | NEN     | ADDRESS        | CDATA (see Table 5) |

### Table 5: Configuration Register Map showing ROM Default Values $^{st}$

| Register  |      |          |            |     |           |        |            |              | BIT         |             |                |               |             |            |             |          |
|-----------|------|----------|------------|-----|-----------|--------|------------|--------------|-------------|-------------|----------------|---------------|-------------|------------|-------------|----------|
| (default) | 15   | 14       | 13         | 12  | 11        | 10     | 6          | 8            | 2           | 9           | 5              | 4             | 3           | 5          | -           | 0        |
| R0        |      | TCMOD    |            |     | RATE      |        | UMD<br>POL | PLLUL<br>ACT | RESERVED    | RESERVED    | RESERVED       | RVED          |             | RESERVED   | <b>RVED</b> |          |
| (0x010E)  | 0    | 0        | •          | 0   | 0         | 0      | 0          | -            | 0           | 0           | 0              | 0             | 7           | 1          | 1           | 0        |
| R1        |      | CDF      | CDRDLY     |     | CDR<br>EN |        | TXPADRV    |              | RSSI<br>DLY | PA<br>FIRST | TXFILT<br>EDGE | TXFILT<br>POL | NOI<br>VCOC | UW1<br>ERR | IFREGSEL    | GSEL     |
| (0×8080)  | -    | •        | •          | 0   | 0         | 0      | 0          | 0            | -           | 0           | 0              | 0             | 0           | •          | 0           | 0        |
| R2        | RESE | RESERVED | AOUT<br>EN |     |           | TTXONB |            |              | XTT         | TTXOFF      |                |               | TTXONA      | ANC        |             |          |
| (0x4080)  | 0    | 1        | •          | 0   | 0         | 0      | 0          | 0            | -           | 0           | 0              | 0             | 0           | 0          | 0           | 0        |
| R3        |      | RESE     | RESERVED   |     |           |        |            |              |             | DIVBASEOFFS | S H            |               | RESE        | RESERVED   | RESE        | RESERVED |
| (0x8886)  | 1    | 0        | 0          | 0   | -         | 0      | 0          | 0            | -           | 0           | 0              | 0             | 0           | 1          | 1           | 0        |
| R4        |      |          |            | MDC | MDCALV    |        |            |              |             |             |                | RESERVED      |             |            |             |          |
| (0XC008)  | 0    | 0        | 0          | 0   | 0         | 0      | 0          | 0            | 0           | 0           | 0              | 0             | 0           | 0          | 0           | 0        |

\* Grey items are reserved.

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, EWBLING WIRELESS CONNECTIVITY", FOWERSTAR®, POLARIS" TOTAL RADIO" ULTIMATEBLUE" AND FASTMAVE" ARE TRADEMARKS OF RFMD. LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADEMARKS AND REGISTERED TRADEMARKS AND REGISTERED TRADEMARKS AND REGISTERED TRADEMARKS AND REGISTERED TRADEMARKS OF RFMD. LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER EDS-106041 REV P01 APRIL 2008 PRELIMINARY DATA SHEET

### SERIAL WORD DEFINITIONS

There are two types of serial words used, specified by the state of Bit 23. Bit 23=0 sets the serial word type to 'frequency' and Bit 23=1 specifies the serial transaction type as a 'configuration word'.

| Bit  | Definitio | n                                                              |                 |
|------|-----------|----------------------------------------------------------------|-----------------|
|      |           | whether this serial transaction is type PLL freation register. | equency or type |
| 23   | Value     | Definition                                                     |                 |
|      | 0         | PLL frequency specification word                               |                 |
|      | 1         | Configuration register specification word                      |                 |
| 22:0 | Data      | •                                                              |                 |

### **PLL Frequency Word**

The PLL Frequency Word may be sent during standby (XCEN=0) or operation (XCEN=1).

| Bit   | Value | Definition                                      |
|-------|-------|-------------------------------------------------|
| 23    | 0     | Specifies PLL frequency word                    |
| 22:20 | IPART | Integer part of the PLL programming variable    |
| 19:0  | FPART | Fractional part of the PLL programming variable |

The frequency of the channel is controlled by the configuration PLL Frequency Word defined above and the input reference frequency. The expression for the channel frequency is

$$f_{ch} = 3f_{ref} \left[ H + I + \frac{N}{2^{20}} \right]$$
MHz,

where:

N = FPART (the fractional part of the DSM programming value),

I = IPART (the integer part of the DSM programming value),

 $H = \text{DIVBASEOFFS} + 147 \text{ for } f_{ref} = 12.288 \text{MHz} (\text{RATE} = 2, 3, \text{ or } 4),$ 

DIVBASEOFFS + 130 for  $f_{ref}$  = 13.824MHz (RATE = 0 or 1),

DIVBASEOFFS = a variable defined in Register 3 (default = 8),

RATE = a variable defined in Register 0 (default = 0),

 $f_{ref}$  = 12.288MHz or 13.824MHz.



### **Configuration Register Serial Word**

The configuration registers are written only during standby mode (XCEN=0). These data registers are volatile and will erase when VCC is removed. The format is shown below.

| Bit   | Value   | Definitio                         | n                                                                                                |  |
|-------|---------|-----------------------------------|--------------------------------------------------------------------------------------------------|--|
| 23    | 1       | This is a                         | configuration register transaction.                                                              |  |
| 22    | RESET   | Value<br>0<br>1                   | DefinitionNormal operationPerform reset operation. Must be asserted<br>on first serial transfer. |  |
| 21    | 1       | Must be set to write to register. |                                                                                                  |  |
| 20:16 | ADDRESS | Register                          | address (value = 0, 1, 2, 3, or 4)                                                               |  |
| 15:0  | CDATA   | Configura                         | ation Register data.                                                                             |  |

All registers (R0, R1, R2, R3, and R4) will be loaded with default values and need to be initialized by the system base band hardware for the data rate used. See **Table 6** following this section.

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.



### **REGISTER 0**

Register 0 is a special register because some of the hardware is controlled *directly* from this register. Since those specific bits are connected physically to active hardware, they must always be written *first* after power on. If Register 0 is not initialized first by the base band hardware, the ML5805 will not operate correctly.

| Bit   | Variable | Default | Definition                                                                  |  |
|-------|----------|---------|-----------------------------------------------------------------------------|--|
| 15:13 | TCMOD    | 0       | Selects one of eight possible data slicer time constant combinations.       |  |
|       |          |         | Value Definition                                                            |  |
|       |          |         | 0 Forces 300µs                                                              |  |
|       |          |         | 1 Forces 6μs                                                                |  |
|       |          |         | 2 Forces 3μs                                                                |  |
|       |          |         | 3 Forces 2μs                                                                |  |
|       |          |         | 4 External selection between 300μs and 6μs                                  |  |
|       |          |         | 5 External selection between 300µs and 3µs                                  |  |
|       |          |         | 6 Use Unique Word Detect mode and forces 6µs                                |  |
|       |          |         | 7 Use Unique Word Detect mode and forces 3µs                                |  |
|       |          |         |                                                                             |  |
|       |          |         |                                                                             |  |
| 12:10 | RATE     | 0       | Selects one of eight possible bit rate combinations. Selected bit rates are |  |
|       |          |         | dependent on external crystal frequency supplied                            |  |
|       |          |         | Value Definition                                                            |  |
|       |          |         | 0 576kbps (@13.824MHz)                                                      |  |
|       |          |         | 1 1,152kbps (@13.824MHz)                                                    |  |
|       |          |         | 2 1,536kbps (@12.288MHz)                                                    |  |
|       |          |         | 3 1,755kbps (@12.288MHz)                                                    |  |
|       |          |         | 4 2,048kbps (@12.288MHz)                                                    |  |
|       |          |         | 5 Not defined.                                                              |  |
|       |          |         | 6 Not defined.                                                              |  |
|       |          |         | 7 Not defined.                                                              |  |
|       |          |         |                                                                             |  |
| 9     | UWDPOL   | 0       | 1: invert the default DECT Unique Word (UWD) pattern                        |  |
| 8     | PLLULACT | 1       | 0: use the default DECT Unique Word (UWD) pattern Value Definition          |  |
| 0     | PLLULACI | 1       |                                                                             |  |
|       |          |         | 0PA will always turn on1If the PLL does not lock, the PA does not turn on   |  |
| 7     | (222222) | 0       |                                                                             |  |
| 7     | (spare)  | 0       | Spare bit                                                                   |  |
| 6     | RESERVED | 0       | RESERVED                                                                    |  |
| 5:4   | RESERVED | 0       | RESERVED                                                                    |  |
| 3:0   | RESERVED | 0xE     | RESERVED                                                                    |  |

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01

### **REGISTER 1**

| Definition<br>Recovered Data Clock Delay (RDC <sub>delay</sub> ) is the delay between the             |  |  |  |
|-------------------------------------------------------------------------------------------------------|--|--|--|
| e<br>Jata                                                                                             |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
| <ul> <li>4 Bias current setting = 605uA</li> <li>5 Bias current setting = 822uA</li> </ul>            |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
| 0: no data inversion applied                                                                          |  |  |  |
| 1: no incremental VCO calibration, only incremental IF calibration                                    |  |  |  |
| 0: perform both VCO and IF incremental calibrations                                                   |  |  |  |
| 1: one error is allowed for the DECT unique word detection                                            |  |  |  |
| 0: zero errors are allowed for the DECT unique word detection<br>IF and PA Circuit Regulator Voltages |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |
|                                                                                                       |  |  |  |

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2008, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01

### **REGISTER 2**

| Bit   | Variable | Default | Definition                                            |  |
|-------|----------|---------|-------------------------------------------------------|--|
| 15:14 | RESERVED | 1       | RESERVED                                              |  |
| 13    | AOUTEN   | 0       | 1: use the analog output<br>0: use the digital output |  |
| 12:8  | TTXONB   | 0       | PA on to T/R switch delay (see Table 2)               |  |
| 7:6   | TTXOFF   | 2       | PA off to T/R switch delay (see Table 2)              |  |
| 5:0   | TTXONA   | 0       | RX to TX delay time (see Table 2)                     |  |

### **REGISTER 3**

| Bit   | Variable    | Default | Definition                                   |
|-------|-------------|---------|----------------------------------------------|
| 15:12 | RESERVED    | 0       | RESERVED                                     |
| 11:8  | RESERVED    | 0       | RESERVED                                     |
| 7:4   | DIVBASEOFFS | 8       | Offset to integer portion of PLL programming |
| 3:2   | RESERVED    | 1       | RESERVED                                     |
| 1:0   | RESERVED    | 2       | RESERVED                                     |

### **REGISTER 4**

| Bit  | Variable | Power-on<br>Default                                                  | Rate<br>Variable                     | Definition                                                                                                                                                                                                                                                                                                                    |
|------|----------|----------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:8 | MDCALV   | 0x38<br>0x45<br>0x5D<br>0x60<br>0x50<br>0x00<br>0x00<br>0x00<br>0x00 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | <ul> <li>Frequency Modulation Deviation value. Small adjustments to MDCALV will tune the modulation spectrum.</li> <li>Note: At power-on, the MDCALV default value corresponding to the RATE variable of Register0 is written to this register.</li> <li>Factory optimized values for MDCALV are shown in Table 6.</li> </ul> |
| 7:0  | RESERVED | 0                                                                    |                                      | RESERVED                                                                                                                                                                                                                                                                                                                      |

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2008, RF MICRO DEVICES, INC.

### **RECOMMENDED CONFIGURATION REGISTER VALUES**

| Register | Data Rate (kbps) |        |        |        |        |  |  |
|----------|------------------|--------|--------|--------|--------|--|--|
| register | 576              | 1152   | 1536   | 1755   | 2048   |  |  |
| R0       | 0x017A           | 0x057A | 0x097A | 0x0D7A | 0x117A |  |  |
| R1       | 0xF482           | 0xF482 | 0xC482 | 0x8482 | 0x8482 |  |  |
| R2       | 0xC000           | 0xC000 | 0xC000 | 0xC000 | 0xC000 |  |  |
| R3       | 0x0080           | 0x0080 | 0x0080 | 0x0080 | 0x0080 |  |  |
| R4       | 0x3600           | 0x4800 | 0x5D00 | 0x6400 | 0x5200 |  |  |

Table 6 Recommended register values for each data rate

Please consult with RFMD application engineering for updates to these values or if you have special configuration requirements. The recommended register settings in Table 6 initialize the ML5805 as follows;

- DOUT enabled (AOUT disabled),
- force 300µs data slicer time constant,
- CDR disabled,
- RSSI muting while PLL is not locked,
- 3.44V PA regulator,
- minimum RX to TX delay,
- minimum PA on to T/R switch delay and,
- minimum PA off to T/R switch delay.

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.



### TYPICAL PERFORMANCE DATA

Unless otherwise specified  $T_A = 25^{\circ}C$  and the supply voltage is VCC=3.3V, VCC\_PA=3.6V,  $R_{ISET}$ =381 Ohm, FREF=12.288MHz, DATA RATE=1.536Mbps, all measurements are normalized to the IC pins.



Figure 3 TX output spectrum and eye diagram for 2.048Mbps, PN20 digital mode.



Figure 4 Measured frequency deviation in the time domain for 2.048Mbps, PN20 digital mode.

RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



Figure 5 TX output spectrum and eye diagram for 1.755Mbps, PN20 digital mode.



Figure 6 Measured frequency deviation in the time domain for 1.755Mbps, PN20 digital mode.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



Figure 7 TX output spectrum and eye diagram for 1.536Mbps, PN20 digital mode.



Figure 8 Measured frequency deviation in the time domain for 1.536Mbps, PN20 digital mode.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



Figure 9 TX output spectrum and eye diagram for 1.152Mbps, PN20 digital mode.



Figure 10 Measured frequency deviation in the time domain for 1.152Mbps, PN20 digital mod





### Figure 11 Transmit Power .vs. Frequency





RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY", POWERSTAR®, POLARIS" TOTAL RADIO" ULTIMATEBLUE" AND FASTWAVE" ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

EDS-106041 REV P01





Figure 13 Tx Harmonics and Sub-Harmonics .vs. Frequency





PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01





Figure 15 Bit Error Rate .vs. Data Rate



Figure 16 Bit Error Rate .vs. Temperature (2.048Mbps)

APRIL 2008

EDS-106041 REV P01





Figure 17 0.10% Bit Error Rate .vs. Channel (1.536Mbps)





PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01



### PHYSICAL DIMENSIONS



NOTES: 1. JEDEC REFERENCE: MO-220 (VJJD-4) 2. ALL DIMENSIONS ARE IN MM [INCHES]. 3. GENERAL TOLERANCE: ±0.05 [±0.002]



RF MICRO DEVICES®, RFMD®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY<sup>™</sup>, POWERSTAR®, POLARIS<sup>™</sup> TOTAL RADIO<sup>™</sup> ULTIMATEBLUE<sup>™</sup> AND FASTWAVE<sup>™</sup> ARE TRADEMARKS OF RFMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

EDS-106041 REV P01



### WARRANTY

RFMD makes no representations or warranties with respect to the accuracy, utility, or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, express or implied, by estoppel or otherwise, to any patents or other intellectual property rights is granted by this document. The circuits contained in this document are offered as possible applications only. Particular uses or applications may invalidate some of the specifications and/or product descriptions contained herein. The customer is urged to perform its own engineering review before deciding on a particular application. RFMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of RFMD products including liability or warranties relating to merchantability, fitness for a particular purpose, or infringement of any intellectual property right. RFMD products are not designed for use in medical, life saving, or life sustaining applications.

If this document is "Advance", its contents describe a RFMD product that is currently under development. All detailed specifications including pinouts and electrical specifications may be changed without notice. If this document is "Preliminary", its contents are based on early silicon measurements. Typical data is representative of the product but is subject to change without notice. Pinout and mechanical dimensions are final. Preliminary documents supersede all Advance documents and all previous Preliminary versions. If this document is "Final", its contents are based on a characterized product, and it is believed to be accurate at the time of publication. Final Data Sheets supersede all previously published versions. This document is Preliminary.

© 2008 RFMD Inc. All rights reserved. All other trademarks are the property of their respective owners.

Products described herein may be covered by one or more of the following U.S. patents: 4,897,611; 4,964,026; 5,027,116; 5,281,862; 5,283,483; 5,418,502; 5,508,570; 5,510,727; 5,523,940; 5,546,017; 5,559,470; 5,565,761; 5,592,128; 5,594,376; 5,652,479; 5,661,427; 5,663,874; 5,672,959; 5,689,167; 5,714,897; 5,717,798; 5,742,151; 5,747,977; 5,754,012; 5,757,174; 5,767,653; 5,777,514; 5,793,168; 5,798,635; 5,804,950; 5,808,455; 5,811,999; 5,818,207; 5,818,669; 5,825,165; 5,825,223; 5,838,723; 5,844,378; 5,844,941. Japan: 2,598,946; 2,619,299; 2,704,176; 2,821,714; 7,076,217. Other patents are pending.



rfmd.com

E MICRO DEVICES®, RFIM®, OPTIMUM TECHNOLOGY MATCHING®, ENABLING WIRELESS CONNECTIVITY™, POWERSTAR®, POLARIS™ TOTAL RADIO™ ULTIMATEBLUE™ AND FASTWAVE™ ARE TRADEMARKS OF RFIMD, LLC. BLUETOOTH IS A TRADEMARK OWNED BY BLUETOOTH SIG, INC., U.S.A. AND LICENSED FOR USE BY RFIMD. ALL OTHER TRADE NAMES, TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ©2006, RF MICRO DEVICES, INC.

PRELIMINARY DATA SHEET

APRIL 2008

EDS-106041 REV P01